Device-level modeling and synthesis of high-performance pipeline ADCs

Device-level modeling and synthesis of high-performance pipeline ADCs

Ruíz-Amaya, Jesús
Delgado-Restituto, Manuel
Rodríguez-Vázquez, Angel

103,95 €(IVA inc.)

This book presents models and procedures to design pipeline analog-to-digitalconverters, compensating for device inaccuracies, so that high-performance specs can be met within short design cycles. These models are capable of capturing and predicting the behavior of pipeline data converters within less than half-a-bit deviation, versus transistor-level simulations. As a result, far fewer model iterations are required across the design cycle. Models described in this book accurately predict transient behaviors, which are key to the performance of discrete-time systems and hence to the performance of pipeline data converters. Describes efficient procedures for hierarchical top-down design of pipeline converters. Presents new methodologies to reduce bottom-up iterations, through inherent embedding of transistor-level parameters, such as parasitic capacitances, transconductances, and saturation currents. Provides mathematical details of behavioral models, includes descriptions of the synthesis methods and associated tools and illustrates models through case studies supported by silicon prototypes INDICE: Pipeline ADC Overview. Design Methodologies for Pipeline ADCs. Pipeline ADC Electrical-level Synthesis Tool. Behavioural Modeling of Pipeline ADCs. Case Study: Design of a 10BIT@60MS Pipeline ADC. Experimental Results and State of the Art. Conclusions and Future Lines of Research.

  • ISBN: 978-1-4419-8845-4
  • Editorial: Springer New York
  • Encuadernacion: Cartoné
  • Páginas: 241
  • Fecha Publicación: 24/07/2011
  • Nº Volúmenes: 1
  • Idioma: Inglés